## **RRNCF**

< Previous instruction: RRCF | Instruction index | Next instruction: SETF >

| RRNCF                                 |          | Rotate Right f (no carry)                                                                                                                                                                                                                                                                                                     |                 |                      |
|---------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|
| Synt                                  | ax:      | [ label ]                                                                                                                                                                                                                                                                                                                     | RRNCF f[        | ,d [,a]              |
| Operands:                             |          | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                           |                 |                      |
| Operation:                            |          | $ \begin{array}{l} (\text{f}) \rightarrow \text{dest}, \\ (\text{f<0>}) \rightarrow \text{dest<7>} \end{array} $                                                                                                                                                                                                              |                 |                      |
| Status Affected:                      |          | N, Z                                                                                                                                                                                                                                                                                                                          |                 |                      |
| Encoding:                             |          | 0100                                                                                                                                                                                                                                                                                                                          | 00da ff         | ff ffff              |
| Description:                          |          | The contents of register 'f' are rotated one bit to the right. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f' (default). If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' is 1, then the bank will be selected as per the BSR value (default). |                 |                      |
| Words:                                |          | 1                                                                                                                                                                                                                                                                                                                             |                 |                      |
| Cycles:                               |          | 1                                                                                                                                                                                                                                                                                                                             |                 |                      |
| Q Cycle Activity:                     |          |                                                                                                                                                                                                                                                                                                                               |                 |                      |
|                                       | Q1       | Q2                                                                                                                                                                                                                                                                                                                            | Q3              | Q4                   |
|                                       | Decode   | Read<br>register 'f'                                                                                                                                                                                                                                                                                                          | Process<br>Data | Write to destination |
| Example 1: RRNCF REG, 1, 0            |          |                                                                                                                                                                                                                                                                                                                               |                 |                      |
| Before Instruction<br>REG = 1101 0111 |          |                                                                                                                                                                                                                                                                                                                               |                 |                      |
| After Instruction<br>REG = 1110 1011  |          |                                                                                                                                                                                                                                                                                                                               |                 |                      |
| Example 2: RRNCF REG, 0, 0            |          |                                                                                                                                                                                                                                                                                                                               |                 |                      |
| Before Instruction                    |          |                                                                                                                                                                                                                                                                                                                               |                 |                      |
|                                       | W<br>REG | = ?<br>= 1101 (                                                                                                                                                                                                                                                                                                               | )111            |                      |

= 1110 1011

REG = 1101 0111

After Instruction

<sup>&</sup>lt; Previous instruction: RRCF | Instruction index | Next instruction: SETF >